

# Intel Atom® E3900 and A3900 Processor Series

**External Design Specification (EDS) Addendum** 

**July 2017** 

**Revision 2.0** 

**Intel Confidential** 

Document Number: 558402-2.0



You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein.

 $No\ license\ (express\ or\ implied,\ by\ estoppel\ or\ otherwise)\ to\ any\ intellectual\ property\ rights\ is\ granted\ by\ this\ document.$ 

All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest Intel product specifications and roadmaps.

The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Copies of documents which have an order number and are referenced in this document may be obtained by calling 1-800-548-4725 or by visiting: <a href="http://www.intel.com/design/literature.htm">http://www.intel.com/design/literature.htm</a>

Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Learn more at <a href="http://www.intel.com/">http://www.intel.com/</a> or from the OEM or retailer.

No computer system can be absolutely secure.

 $Intel, Intel, Atom, Pentium, Celeron, and the Intel logo are trademarks of Intel Corporation in the U.S.\ and/or other countries.$ 

\*Other names and brands may be claimed as the property of others.

Copyright © 2017, Intel Corporation. All rights reserved.

Document Number: 558402-2.0

July 2017



# **Contents**

| 1.0 | Intro  | duction                                                                          | 7  |
|-----|--------|----------------------------------------------------------------------------------|----|
|     | 1.1    | SKU List                                                                         | 10 |
|     | 1.2    | Processor Block Diagram                                                          | 12 |
|     | 1.3    | Terminology                                                                      | 13 |
|     | 1.4    | Reference Documents                                                              | 14 |
| 2.0 | Physi  | cal Interfaces                                                                   | 15 |
|     | 2.1    | PCI Device ID                                                                    | 15 |
|     | 2.2    | Memory Interface Signals                                                         | 15 |
|     | 2.3    | SDIO Interface Signals                                                           | 16 |
|     | 2.4    | High-Speed Universal Asynchronous Receiver/Transmitter (UART) Interface Signals. | 16 |
|     | 2.5    | Audio Interface Signals                                                          | 17 |
|     | 2.6    | Serial I/O (SIO) (LPSS) SPI Signals                                              | 20 |
|     | 2.7    | GPIO Multiplexing                                                                | 22 |
|     | 2.8    | RTC Signals                                                                      | 23 |
|     | 2.9    | Other Signals                                                                    | 23 |
| 3.0 | Funct  | tional Description                                                               | 24 |
|     | 3.1    | Processor Core Overview                                                          | 24 |
|     | 3.2    | System Memory Controller                                                         | 25 |
|     |        | 3.2.1 Supported Memory Overview                                                  | 25 |
|     |        | 3.2.2 Memory Configurations                                                      |    |
|     | 3.3    | SDIO                                                                             | 26 |
|     | 3.4    | Audio Controller                                                                 | 27 |
|     | 3.5    | Serial I/O (SIO) (LPSS)                                                          | 27 |
|     | 3.6    | Clocking                                                                         |    |
|     | 3.7    | Time Coordinated Computing (TCC)                                                 | 29 |
|     | 3.8    | Other Interfaces                                                                 | 29 |
| 4.0 | Elect  | rical Specifications                                                             | 30 |
|     | 4.1    | Voltage and Current Specifications                                               | 30 |
|     | 4.2    | SDIO DC and AC Specifications                                                    |    |
| 5.0 | Ball N | Aap. Processor Pin Locations, and Package Information                            | 35 |

**Intel Confidential** 



# **Figures**

| Figure 1. | Processor Block Diagram                                                                             | 12           |
|-----------|-----------------------------------------------------------------------------------------------------|--------------|
| Figure 2. | CPU L2 Cache Structure (Dual Core)                                                                  | 24           |
| Figure 3. | CPU L2 Cache Structure (Quad Core)                                                                  | 24           |
| Tables    |                                                                                                     |              |
| Table 1.  | Intel Atom® E3900 and A3900 Processor Series Features                                               | 7            |
| Table 2.  | Intel Atom® E3900 Processor Series SKU List                                                         | 10           |
| Table 3.  | Intel Atom® A3900 Processor Series SKU List                                                         | 10           |
| Table 4.  | Terminology                                                                                         | 13           |
| Table 5.  | Reference Documents                                                                                 | 14           |
| Table 6.  | PCI Configuration Matrix                                                                            | 15           |
| Table 7.  | DDR3L ECC System Memory Signals                                                                     | 15           |
| Table 8.  | SDIO Interface Signals                                                                              | 16           |
| Table 9.  | UART Interface Signals                                                                              | 16           |
| Table 10. | Audio Interface Signals                                                                             | 17           |
| Table 11. | SIO (LPSS) SPI Signals                                                                              | 20           |
| Table 12. | GPIO Multiplexing                                                                                   | 22           |
| Table 13. | RTC Signals                                                                                         | 23           |
| Table 14. | Supported Memory Technologies                                                                       | 25           |
| Table 15. | SDIO Features                                                                                       | 26           |
| Table 16. | SDIO Working Modes                                                                                  | 26           |
| Table 17. | Audio Controller Features                                                                           | 27           |
| Table 18. | I/O Supported Interfaces                                                                            | 27           |
| Table 19. | Summary of Clock Signals                                                                            |              |
| Table 20. | Power Rail DC Specifications and iccMAX Values                                                      | 30           |
| Table 21. | Intel Atom® E3900 Processor Series V <sub>CC</sub> _V <sub>CGI</sub> Rail I <sub>CCMAX</sub> Values | 31           |
| Table 22. | Intel Atom® A3900 Processor Series V <sub>CC</sub> _V <sub>CGI</sub> Rail I <sub>CCMAX</sub> Values | 31           |
| Table 23. | SDIO Signal Group DC Specifications                                                                 | 31           |
| Table 24. | SDIO Signal Group AC Specifications                                                                 | 33           |
| Table 25. | Signal Name Comparison between N- and J- Series Processors and E390                                 | 00 and A3900 |
|           | Series Processors                                                                                   | 35           |

Document Number: 558402-2.0



# **Revision History**

| Date             | Revision | Description                                                                                                   |
|------------------|----------|---------------------------------------------------------------------------------------------------------------|
| July 2017        | 2.0      | Removed eMMC signals and Hardware Strap section as eMMC boot feature has been dropped.                        |
|                  |          | • Updated Table 14 with voltage range 0.8V to 1.5V.                                                           |
|                  |          | Added A3900 series info.                                                                                      |
|                  |          | Changed "SoC" wording to "processor".                                                                         |
|                  |          | Updated Table 5.                                                                                              |
|                  |          | Added Table 3 and Table 22.                                                                                   |
|                  |          | Section 3.1, added note to mention cache parity and ECC support.                                              |
|                  |          | Updated Table 25.                                                                                             |
| April 2017       | 1.8      | Updated Table 2 with S state power.                                                                           |
|                  |          | Added Section 3.7 Time Coordinated Computing (TCC).                                                           |
|                  |          | Added Figure 1 SoC Block Diagram.                                                                             |
|                  |          | Updated Table 20 on LPDDR4 VDDQ.                                                                              |
|                  |          | Added Table 7 PCI Device ID.                                                                                  |
|                  |          | Added Section 2.8 RTC Signals.                                                                                |
|                  |          | Removed A3900 series information, to be added in the newly created A3900 Series EDS Addendum.                 |
| December 2016    | 1.71     | • Section 3.1, renamed System Agent L2 Cache to CPU L2 Cache.                                                 |
|                  |          | • Fixed the typo in Table 20 (VNN_SCID to VNN_SVID).                                                          |
|                  |          | Updated Table 1.                                                                                              |
| November<br>2016 | 1.7      | Updated product name to Intel Atom Processor E3900 Series, formally known as Apollo Lake-I SoC                |
|                  |          | • Updated Table 2.                                                                                            |
|                  |          | Added Table 4 (Split Automotive SKU into a separate table)                                                    |
|                  |          | Updated Table 6 (added QS DCL and MOW Achieve)                                                                |
|                  |          | • Updated Table 18 (I <sub>CCMAX</sub> for VCC_VCGI to refer to Table 20 and Table 21)                        |
|                  |          | Added Table 19 and Table 20 for VCC_VCGI I <sub>CCMAX</sub> .                                                 |
| July 2016        | 1.6      | Updated Table 2, Table 14, and Chapter 4.0 Apollo Lake I Ball Map, SoC Pin Locations, and SoC Package Design. |
|                  |          | Added Section 2.6 Hardware Straps and Chapter 4.0 Electrical Specifications.                                  |
| April 2016       | 1.5      | • Section 2.4 Audio Interface Signals, 2.5 Serial I/O (SIO) (LPSS) SPI Signals                                |
| February 2016    | 1.1      | • Updated Table 1, Section 1.2, and Chapter 4.0.                                                              |
|                  | 1        | <u> </u>                                                                                                      |



| Date          | Revision | Description                                                                                                                                                                                                                                                                                              |
|---------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |          | Added Section 2.4, 2.5 and 2.6.                                                                                                                                                                                                                                                                          |
| November 2015 | 1.0      | <ul> <li>Updated Section 1.0 Introduction and Chapter 5.0 Apollo Lake-I SoC Pin Naming and Symbols.</li> <li>Updated Table 1, Table 6, Table 7, Table 8, and Table 11.</li> <li>Removed some LPDDR4 information.</li> </ul>                                                                              |
| June 2015     | 0.7      | <ul> <li>Added a guide for LPDDR, SDIO, and other registry information in the Introduction section.</li> <li>Updated Figure 1.</li> <li>Updated Table 1, Table 4, and Table 7.</li> <li>Added Table 15 (SDIO features) and Table 16 (SDIO working modes).</li> <li>Renamed Chapter 4.0 title.</li> </ul> |
| May 2015      | 0.6      | <ul><li>Updated Table 1, Table 8, and Table 9.</li><li>Added SDIO information.</li></ul>                                                                                                                                                                                                                 |
| May 2015      | 0.5      | Initial release.                                                                                                                                                                                                                                                                                         |



# 1.0 Introduction

This External Design Specification (EDS) Addendum is a supplement to the Intel® Pentium® and Celeron® Processor N- and J- Series (formerly known as Apollo Lake) External Design Specification. This Addendum contains additional information pertinent to the implementation and operation of the Intel Atom® processor E3900 and A3900 series (formerly known as Apollo Lake-I SoC).

The processor is the Intel® architecture processor that integrates the next-generation Intel processor core, graphics, memory controller, and I/O interfaces into a single system-on-chip solution.

Register information for the Intel Atom® E3900 and A3900 processors series is the same as of the N- and J- Series Processors. Refer to Intel® Pentium® and Celeron® Processor N- and J- Series External Design Specification (EDS) Volume 2 of 4 (Document ID 557556) and Intel® Pentium® and Celeron® Processor N- and J- Series External Design Specification (EDS) Volume 3 of 4 (Document ID 557557).

Table 1. Intel Atom® E3900 and A3900 Processor Series Features

| Interface | Category                  | Intel Atom® E3900 and A3900 Processor<br>Series        |  |  |  |  |  |
|-----------|---------------------------|--------------------------------------------------------|--|--|--|--|--|
|           | Number of Cores           | Refer to <u>Table 2</u> and <u>Table 3</u> for details |  |  |  |  |  |
|           | Burst Speed               | Refer to <u>Table 2</u> and <u>Table 3</u> for details |  |  |  |  |  |
|           | LFM/HFM                   | Refer to <u>Table 2</u> and <u>Table 3</u> for details |  |  |  |  |  |
| CPU       | Junction Temperature Tj   | -40 to 110°C                                           |  |  |  |  |  |
|           | Temperature Tcase (E3930) | -40 to 103°C                                           |  |  |  |  |  |
|           | Temperature Tcase (E3940) | -40 to 100°C                                           |  |  |  |  |  |
|           | Temperature Tcase (E3950) | -40 to 98°C                                            |  |  |  |  |  |
|           | Туре                      | Same as the N- and J- Series Processors                |  |  |  |  |  |
|           | I/O Count                 | Same as the N- and J- Series Processors                |  |  |  |  |  |
| Package   | Ball Count                | Same as the N- and J- Series Processors                |  |  |  |  |  |
| Package   | Minimum Ball Pitch        | Same as the N- and J- Series Processors                |  |  |  |  |  |
|           | Z-height (Pre-SMT)        | 2.426 mm ±0.113 mm                                     |  |  |  |  |  |
|           | Integrated Heat Spreader  | Yes                                                    |  |  |  |  |  |
|           | Generation                | Same as the N- and J- Series Processors                |  |  |  |  |  |
| Graphics  | Frequency                 | Refer to <u>Table 2</u> and <u>Table 3</u> for details |  |  |  |  |  |
|           | Execution Units           | Refer to <u>Table 2</u> and <u>Table 3</u> for details |  |  |  |  |  |
| Display   | MIPI*-DSI Ports           | Same as the N- and J- Series Processors                |  |  |  |  |  |



| Interfere                    | Cataca                                  | Intel Atom® E2000 and A2000 Due scare                                                   |  |  |  |  |  |  |
|------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Interface                    | Category                                | Intel Atom® E3900 and A3900 Processor<br>Series                                         |  |  |  |  |  |  |
| Display Cont.                | Maximum MIPI*-DSI<br>Resolution         | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
|                              | Maximum DSI Data Rate                   | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
|                              | DDI Ports (External)                    | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
|                              | Maximum DDI (External)<br>Resolution    | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
|                              | Embedded DisplayPort*<br>(eDP*) Ports   | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
|                              | Maximum eDP Resolution                  | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
|                              | Maximum DDI Data Rate                   | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
| Memory                       | Interface                               | Up to 2x64 DDR3L (Non-ECC) Up to 2x72 DDR3L (ECC) Up to 4x32 Low-Power Double Data Rate |  |  |  |  |  |  |
|                              |                                         | memory technology (LPDDR4) (non-ECC)                                                    |  |  |  |  |  |  |
|                              | Supported Transfer Data<br>Rates (MT/s) | DDR3L: Same as the N- and J- Series<br>Processors                                       |  |  |  |  |  |  |
|                              |                                         | DDR3L ECC: 1333/1600 MT/s LPDDR4: Same as the N- and J- Series Processors               |  |  |  |  |  |  |
|                              | Number of Lanes                         | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
| Imaging (CSI                 | Speed                                   | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
| D-PHY 1.1)                   | Still and Video                         | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
|                              | Maximum Vector Unit                     | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
| Imaging (CSI                 | Number of Lanes                         | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
| Imaging (CSI<br>D-PHY 1.2)   | Speed                                   | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
| Imaging (CSI                 | Still and Video                         | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
| D-PHY 1.2)<br>Cont.          | Maximum Vector Unit                     | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
| Audio                        | Number of Ports                         | 6x i2s<br>4x DMIC<br>1x HD Audio (HDA/mHDA Codec)                                       |  |  |  |  |  |  |
|                              | Maximum i2s* Speed                      | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
|                              | SuperSpeed USB (USB 3.0)<br>Ports       | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
| USB                          | Maximum USB 3.0 Speed                   | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
|                              | USB 2.0 Ports                           | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
|                              | Maximum USB 2.0 Speed                   | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |
| PCI Express*<br>(PCIe*) Gen2 | Number of Ports                         | Same as the N- and J- Series Processors                                                 |  |  |  |  |  |  |

Document Number: 558402-2.0



| Interface                              | Category                                       | Intel Atom® E3900 and A3900 Processor<br>Series                                           |  |  |  |  |  |
|----------------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------|--|--|--|--|--|
| PCI Express*<br>(PCIe*) Gen2<br>Cont.  | Maximum Speed                                  | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
| Serial ATA*                            | Number of Ports                                | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
| (SATA*) Gen3                           | Maximum Speed                                  | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
|                                        | SD* Card                                       | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
|                                        | Maximum SD Card Speed                          | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
| Storage                                | eMMC*                                          | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
| Storage                                | Maximum eMMC Speed                             | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
|                                        | Secure Digital I/O (SDIO)                      | 1 port                                                                                    |  |  |  |  |  |
|                                        | Maximum SDIO Speed                             | UHS-I at SDR 104/50/25/12 and DDR50                                                       |  |  |  |  |  |
|                                        | I <sup>2</sup> C* Ports                        | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
| Low-Power                              | Maximum I <sup>2</sup> C Speed                 | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
| subsystem<br>(LPSS)                    | High Speed UART<br>(HSUART) (Maximum)          | 4 [1x Discrete GNSS (UART1), 1x Host OS<br>Debug (UART2) and 2x Generic (UART0 and<br>3)] |  |  |  |  |  |
|                                        | Maximum HSUART Speed                           | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
| Low-Power<br>subsystem<br>(LPSS) Cont. | Serial Peripheral Interface<br>(SPI) (Maximum) | Controller: 3 Devices supported: 7                                                        |  |  |  |  |  |
| , ,                                    | Maximum SPI Speed                              | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
| Integrated                             | I <sup>2</sup> C                               | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
| Sensor Hub                             | Maximum I <sup>2</sup> C Speed                 | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
| (ISH)                                  | GPIO                                           | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
| Intel Legacy                           | Fast SPI                                       | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
| Block (iLB)                            | Maximum Fast SPI<br>Frequency                  | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
| Power                                  | I <sup>2</sup> C (PMIC)                        | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
| Management<br>Controller<br>(PMC)      | Maximum I <sup>2</sup> C Speed                 | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
| Low Pin                                | Number of Ports                                | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
| Count (LPC)                            | Maximum Speed                                  | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
| System                                 | Number of Ports                                | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |
| Management<br>Bus (SMBus)              | Maximum Speed                                  | Same as the N- and J- Series Processors                                                   |  |  |  |  |  |

**NOTE:** Depending on Stock Keeping Unit (SKU).



### 1.1 SKU List

Table 2. Intel Atom® E3900 Processor Series SKU List

| Processor                  | sSpec | MM#    | Stepping | No. of<br>Cores | Processor<br>Frequency<br>LFM/HFM/<br>Burst | Graphics<br>Frequency<br>LFM/HFM/<br>Burst | ISP<br>Frequency<br>Low/High/<br>Burst | GFX<br>Industrial<br>Reliability<br>Frequency | GFX<br>EU | TDP<br>(W) at<br>TjMax | S0i3<br>Power<br>(mW)<br>at<br>30°C | S3<br>Power<br>(mW)<br>at<br>30°C | S5<br>Power<br>(mW)<br>at<br>30°C | DDR3L<br>ECC<br>Option |
|----------------------------|-------|--------|----------|-----------------|---------------------------------------------|--------------------------------------------|----------------------------------------|-----------------------------------------------|-----------|------------------------|-------------------------------------|-----------------------------------|-----------------------------------|------------------------|
| Intel<br>Atom® x5<br>E3930 | R33Q  | 953086 | D-0      | 2               | 800 MHz /<br>1.3 GHz /<br>1.8 GHz           | 100 MHz /<br>400 MHz /<br>550 MHz          | 200 MHz /<br>550 MHz /<br>675 MHz      | 400 MHz                                       | 12        | 6.5                    | 15                                  | 13                                | 13                                | Yes                    |
| Intel<br>Atom® x5<br>E3940 | R33M  | 953083 | D-0      | 4               | 800 MHz /<br>1.6 GHz /<br>1.8 GHz           | 100 MHz /<br>400 MHz /<br>600 MHz          | 200 MHz /<br>550 MHz /<br>675 MHz      | 400 MHz                                       | 12        | 9.5                    | 15                                  | 13                                | 13                                | Yes                    |
| Intel<br>Atom® x7<br>E3950 | R33P  | 953085 | D-0      | 4               | 800 MHz /<br>1.6 GHz /<br>2.0 GHz           | 100 MHz /<br>500 MHz /<br>650 MHz          | 200 MHz /<br>550 MHz /<br>700 MHz      | 400 MHz                                       | 18        | 12                     | 18                                  | 16                                | 16                                | Yes                    |

Table 3. Intel Atom® A3900 Processor Series SKU List

**Note:** Intel Atom® A3900 processor series are for automotive customers only. No support for non-automotive customer.

| Processor                  | sSpec | MM#    | Stepping |   | Processor<br>Frequency<br>LFM/HFM/<br>Burst | Graphics<br>Frequency<br>LFM/HFM/<br>Burst | ISP<br>Frequency<br>Low/High/<br>Burst | GFX Industrial<br>Reliability<br>Frequency | GFX<br>EU | TDP<br>(W) at<br>TjMax | S0i3<br>Power<br>(mW)<br>at 30°C | S3<br>Power<br>(mW) at<br>30°C | S5<br>Power<br>(mW)<br>at 30°C | DDR3L<br>ECC<br>Option | AEC-Q100<br>Qualification |
|----------------------------|-------|--------|----------|---|---------------------------------------------|--------------------------------------------|----------------------------------------|--------------------------------------------|-----------|------------------------|----------------------------------|--------------------------------|--------------------------------|------------------------|---------------------------|
| Intel<br>Atom® x5<br>A3930 | R33R  | 953087 | D-0      | 2 | 800 MHz<br>/ 1.3 GHz<br>/ 1.8 GHz           | 100 MHz /<br>400 MHz /<br>550 MHz          | 200 MHz /<br>550 MHz /<br>675 MHz      | NA                                         | 12        | 6                      | 15                               | 13                             | 13                             | No                     | Yes                       |
| Intel<br>Atom® x5<br>A3940 | R33L  | 953082 | D-0      | 4 | 800 MHz<br>/ 1.6 GHz<br>/ 1.8 GHz           | 100 MHz /<br>400 MHz /<br>600 MHz          | 200 MHz /<br>550 MHz /<br>675 MHz      | NA                                         | 12        | 8                      | 15                               | 13                             | 13                             | No                     | Yes                       |

#### Introduction



| Processor                     | sSpec | MM#    | Stepping |   | Processor<br>Frequency<br>LFM/HFM/<br>Burst | Graphics<br>Frequency<br>LFM/HFM/<br>Burst | ISP<br>Frequency<br>Low/High/<br>Burst | GFX Industrial<br>Reliability<br>Frequency | GFX<br>EU | TDP<br>(W) at<br>TjMax | S0i3<br>Power<br>(mW)<br>at 30°C | S3<br>Power<br>(mW) at<br>30°C | S5<br>Power<br>(mW)<br>at 30°C | DDR3L<br>ECC<br>Option | AEC-Q100<br>Qualification |
|-------------------------------|-------|--------|----------|---|---------------------------------------------|--------------------------------------------|----------------------------------------|--------------------------------------------|-----------|------------------------|----------------------------------|--------------------------------|--------------------------------|------------------------|---------------------------|
| Intel<br>Atom®<br>x7<br>A3950 | R33N  | 953084 | D-0      | 4 | 800 MHz<br>/ 1.6<br>GHz /<br>2.0 GHz        | 100 MHz<br>/ 500<br>MHz /<br>650 MHz       | 200 MHz<br>/ 550<br>MHz /<br>700 MHz   | NA                                         | 18        | 9.5                    | 18                               | 16                             | 16                             | No                     | Yes                       |
| Intel<br>Atom®<br>x7<br>A3960 | R33U  | 953096 | D-0      | 4 | 800 MHz<br>/ 1.9<br>GHz /<br>2.4 GHz        | 100 MHz<br>/ 600<br>MHz /<br>750 MHz       | 200 MHz<br>/ 550<br>MHz /<br>700 MHz   | NA                                         | 18        | 12.5                   | 18                               | 12                             | 12                             | No                     | Yes                       |

**Intel Confidential** 



# 1.2 Processor Block Diagram

Figure 1. Processor Block Diagram





# 1.3 Terminology

# Table 4. Terminology

| Term   | Description                                  |
|--------|----------------------------------------------|
| DMIC   | Digital Microphone                           |
| DQS    | Data Strobe                                  |
| ECC    | Error Correcting Code                        |
| eDP*   | Embedded DisplayPort                         |
| GNSS   | Global Navigation Satellite System           |
| HDMI*  | High Definition Multimedia Interface         |
| HSUART | High Speed UART                              |
| iLB    | Intel Legacy Block                           |
| LPC    | Low Pin Count                                |
| LPDDR  | Low-Power Double Data Rate memory technology |
| LPSS   | Low-Power subsystem                          |
| PCIe*  | PCI Express*                                 |
| PMC    | Power Management Controller                  |
| PMIC   | Power Management Integrated Circuit          |
| RTC    | Real Time Clock                              |
| SATA*  | Serial ATA                                   |
| SDIO   | Secure Digital I/O                           |
| SDRAM  | Synchronous Dynamic Random Access Memory     |
| SIO    | Serial I/O                                   |
| SKU    | Stock Keeping Unit                           |
| SMBus  | System Management Bus                        |
| SPI    | Serial Peripheral Interface                  |
| SSP    | Synchronous Serial Protocol                  |
| UART   | Universal Asynchronous Receiver/Transmitter  |



# 1.4 Reference Documents

#### **Table 5. Reference Documents**

| Document                                                                                                     | Document<br>No./Location |
|--------------------------------------------------------------------------------------------------------------|--------------------------|
| Intel® Pentium® and Celeron® Processor N- and J-<br>External Design Specification (EDS) Volume 1 of 4        | 557555                   |
| Intel® Pentium® and Celeron® Processor N- and J- Series External Design<br>Specification (EDS) Volume 2 of 4 | 557556                   |
| Intel® Pentium® and Celeron® Processor N- and J- Series External Design<br>Specification (EDS) Volume 3 of 4 | 557557                   |
| Intel® Pentium® and Celeron® Processor N- and J- Series External Design<br>Specification (EDS) Volume 4 of 4 | 559360                   |
| Intel Pentium and Celeron Processor N- and J- Series Design Guide                                            | 557775                   |
| Intel Atom® Processor E3900 and A3900 Series Platform Design Guide<br>Addendum                               | 558588                   |
| Apollo Lake-I IOTG Thermal and Mechanical Design Guide                                                       | 568394                   |
| Manufacturing with the Intel® Mobile Products: Apollo Lake and Apollo Lake I                                 | 561676                   |
| IOTG Time Coordinated Computing SDK 1.0 for Apollo Lake-I                                                    | 568821                   |



# 2.0 Physical Interfaces

Many interfaces contain physical pins. These groups of pins make up the physical interfaces. Because of the large number of interfaces and small size of the package, some interfaces share their pins with GPIOs, while others use dedicated physical pins. This chapter summarizes the physical interfaces, including the diversity in GPIO multiplexing options.

#### 2.1 PCI Device ID

#### **Table 6. PCI Configuration Matrix**

| Device ID | Device Description | Device | Function |
|-----------|--------------------|--------|----------|
| 0x5ABC    | UART 0             | 24     | 0        |
| 0x5AEE    | UART 3             | 24     | 3        |
| 0x5AC4    | SPI 1              | 25     | 1        |
| 0x5AC6    | SPI 2              | 25     | 2        |
| 0x5AD0    | SDIO               | 30     | 0        |

**NOTE:** Other PCI Device IDs are the same as the N- and J- Series Processors. Refer to Intel® Pentium® and Celeron® Processor N- and J- Series External Design Specification (EDS) Volume 1 of 4 (Document ID# 557555).

# 2.2 Memory Interface Signals

#### Table 7. DDR3L ECC System Memory Signals

| Signal Name                                                                     | Dir. | I/O<br>Voltage | Туре         | Description                                                                                                                                   |
|---------------------------------------------------------------------------------|------|----------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| MEM_CH0_ECC_DQ[7:0] MEM_CH1_ECC_DQ[7:0]                                         | I/O  | VDDQ           | DDR3L<br>PHY | ECC Data Buses: Data signals interface to the Synchronous Dynamic Random Access Memory (SDRAM) data buses.                                    |
| MEM_CH0_ECC_DQSP[8] MEM_CH0_ECC_DQSN[8] MEM_CH1_ECC_DQSP[8] MEM_CH1_ECC_DQSN[8] | I/O  | VDDQ           | DDR3L<br>PHY | ECC Data Strobes (DQS): Differential data strobe pairs. The data is captured at the crossing point of DQS during read and write transactions. |



**NOTE:** Signal names shown in this table are additional ECC signal names. The rest of the DDR3L signals are the same as the N- and J- Series Processors.

# 2.3 SDIO Interface Signals

#### **Table 8. SDIO Interface Signals**

| Signal<br>Name                           | GPIO                                         | Dir. | I/O<br>Voltage | Туре | Description                                                                                                                                                                                                                                       |
|------------------------------------------|----------------------------------------------|------|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDIO_CLK                                 | GPIO_166                                     | I/O  | V1P8           | GPIO | SDIO Clock: Port Clock.                                                                                                                                                                                                                           |
| SDIO_CMD                                 | GPIO_171                                     | 1/0  | V1P8           | GPIO | SDIO Command: This signal is used for device initialization and transfer of commands.                                                                                                                                                             |
| SDIO_DO<br>SDIO_D1<br>SDIO_D2<br>SDIO_D3 | GPIO_167<br>GPIO_168<br>GPIO_169<br>GPIO_170 | I/O  | V1P8           | GPIO | SDIO Data Bits 0 to 3: Bidirectional ports used to transfer data to and from the SDIO device. By default, after power-up or reset, only D [0] is used for data transfer. A wider data bus can be configured for data transfer, using D [0]-D [3]. |
| SDIO_PWR_<br>DOWN_N                      | GPIO_183                                     | I/O  | V1P8           | GPIO | SDIO Bus Power: Controls power for SDIO devices.                                                                                                                                                                                                  |

# 2.4 High-Speed Universal Asynchronous Receiver/Transmitter (UART) Interface Signals

Table 9. UART Interface Signals

| Signal Name      | GPIO#   | Dir. | I/O<br>Voltage | Туре | Description            |
|------------------|---------|------|----------------|------|------------------------|
| LPSS_UARTO_RXD   | GPIO_38 | I    | V1P8           | GPIO | UARTO data<br>input    |
| LPSS_UARTO_TXD   | GPIO_39 | 0    | V1P8           | GPIO | UARTO data<br>output   |
| LPSS_UARTO_RTS_N | GPIO_40 | 0    | V1P8           | GPIO | UARTO Ready<br>to Send |
| LPSS_UARTO_CTS_N | GPIO_41 | I    | V1P8           | GPIO | UARTO Clear to<br>Send |
| LPSS_UART1_RXD   | GPIO_42 | I    | V1P8           | GPIO | UART1 data<br>input    |

**Intel Confidential** 

July 2017 Document Number: 558402-2.0



| Signal Name      | GPIO#                       | Dir. | I/O<br>Voltage | Туре | Description            |
|------------------|-----------------------------|------|----------------|------|------------------------|
| LPSS_UART1_TXD   | GPIO_43                     | 0    | V1P8           | GPIO | UART1 data<br>output   |
| LPSS_UART1_RTS_N | GPIO_44                     | 0    | V1P8           | GPIO | UART1 Ready<br>to Send |
| LPSS_UART1_CTS_N | GPIO_45/GPIO1<br>53 (Fn 3)  | I    | V1P8           | GPIO | UART1 Clear to<br>Send |
| LPSS_UART2_RXD   | GPIO_46/GPIO_<br>150 (Fn 3) | -    | V1P8           | GPIO | UART2 data<br>input    |
| LPSS_UART2_TXD   | GPIO_47/GPIO_<br>151 (Fn 3) | 0    | V1P8           | GPIO | UART2 data<br>output   |
| LPSS_UART2_RTS_N | GPIO_48/GPIO_<br>152 (Fn3)  | 0    | V1P8           | GPIO | UART2 Ready<br>to Send |
| LPSS_UART2_CTS_N | GPIO_49                     | -    | V1P8           | GPIO | UART2 Clear to<br>Send |
| LPSS_UART3_RXD   | GPIO_112                    | I    | V1P8           | GPIO | UART3 data<br>input    |
| LPSS_UART3_TXD   | GPIO_113                    | 0    | V1P8           | GPIO | UART3 data<br>output   |
| LPSS_UART3_RTS_N | GPIO_116                    | 0    | V1P8           | GPIO | UART3 Ready<br>to Send |
| LPSS_UART3_CTS_N | GPIO_117                    | I    | V1P8           | GPIO | UART3 Clear to<br>Send |

#### NOTES:

- 1. The E3900 and A3900 Series Processors support four LPSS\_UART ports while the N- and J- Series Processors support only LPSS\_UART [2:1] ports.
- 2. The LPSS\_UART1 port is dedicated for discrete Global Navigation Satellite System (GNSS). This port can be used for generic UART functionality if GNSS is not used.
- 3. The LPSS\_UART2 port is dedicated for host OS debug.
- 4. The LPSS\_UARTO and LPSS\_UART3 ports are for generic UART functionality.

# 2.5 Audio Interface Signals

**Table 10. Audio Interface Signals** 

| Signal Name   | GPIO#   | Dir. | I/O<br>Voltage | Туре | Description                                                                                                                                   |
|---------------|---------|------|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| AVS_I2S1_MCLK | GPIO_74 | 0    | V1P8           | GPIO | MCLK for Master Mode operation or GPIO                                                                                                        |
| AVS_I2S1_BCLK | GPIO_75 | I/O  | V1P8           | GPIO | Analog microphone i2s Bit Clock – bidirectional. In master mode, the BCLK is supplied by the processor; in slave mode, it serves as an input. |

July 2017 EDS Addendum
Document Number: 558402-2.0 Intel Confidential 17





| Signal Name      | GPIO#   | Dir. | I/O<br>Voltage | Туре | Description                                                                                                                                                     |
|------------------|---------|------|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AVS_I2S1_WS_SYNC | GPIO_76 | I/O  | V1P8           | GPIO | Word Select or SYNC input – marks the beginning of serial sample.                                                                                               |
| AVS_I2S1_SDI     | GPIO_77 | I    | V1P8           | GPIO | Analog microphone i2s<br>Data in – serial data<br>input                                                                                                         |
| AVS_I2S1_SDO     | GPIO_78 | I/O  | V1P8           | GPIO | Audio Codec i2s Data<br>out – serial data output                                                                                                                |
| AVS_I2S2_MCLK    | GPIO_84 | 0    | V1P8           | GPIO | MCLK for Master Mode operation or GPIO                                                                                                                          |
| AVS_I2S2_BCLK    | GPIO_85 | 1/0  | V1P8           | GPIO | Analog microphone i2s<br>Bit Clock – bidirectional.<br>In master mode, the<br>BCLK is supplied by the<br>processor; in slave<br>mode, it serves as an<br>input. |
| AVS_I2S2_WS_SYNC | GPIO_86 | I/O  | V1P8           | GPIO | Word Select or SYNC input – marks the beginning of serial sample.                                                                                               |
| AVS_I2S2_SDI     | GPIO_87 | I    | V1P8           | GPIO | Analog microphone i2s<br>Data in – serial data<br>input                                                                                                         |
| AVS_I2S2_SDO     | GPIO_88 | I/O  | V1P8           | GPIO | Audio Codec i2s Data<br>out – serial data output                                                                                                                |
| AVS_I2S3_BCLK    | GPIO_89 | 1/0  | V1P8           | GPIO | Audio Codec i2s Bit<br>Clock – bidirectional. In<br>master mode, the BCLK<br>is supplied by the<br>processor; in slave<br>mode, it serves as an<br>input.       |
| AVS_I2S3_WS_SYNC | GPIO_90 | I/O  | V1P8           | GPIO | Audio Codec frame<br>synchronization or word<br>select signal.<br>Bidirectional – may be<br>configured for master or<br>slave.                                  |
| AVS_I2S3_SDI     | GPIO_91 | I    | V1P8           | GPIO | Audio Codec I <sup>2</sup> S Data in<br>– serial data input                                                                                                     |
| AVS_I2S3_SDO     | GPIO_92 | I/O  | V1P8           | GPIO | Audio Codec I <sup>2</sup> S Data<br>out – serial data output                                                                                                   |

Intel Confidential



| T                | ı        |      | 1              | 1    | T                                                                                                                                                                      |
|------------------|----------|------|----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name      | GPIO#    | Dir. | I/O<br>Voltage | Туре | Description                                                                                                                                                            |
| AVS_I2S4_BCLK    | GPIO_79  | I/O  | V1P8           | GPIO | Audio Codec I <sup>2</sup> S Bit<br>Clock – bidirectional. In<br>master mode, the BCLK<br>is supplied by the<br>processor; in slave<br>mode, it serves as an<br>input. |
| AVS_I2S4_WS_SYNC | GPIO_80  | 1/0  | V1P8           | GPIO | Audio Codec frame<br>synchronization or word<br>select signal. Bi-<br>directional – may be<br>configured for master or<br>slave.                                       |
| AVS_I2S4_SDI     | GPIO_81  | I    | V1P8           | GPIO | Audio Codec I <sup>2</sup> S Data in<br>– serial data input                                                                                                            |
| AVS_I2S4_SDO     | GPIO_82  | I/O  | V1P8           | GPIO | Audio Codec I <sup>2</sup> S Data<br>out – serial data output                                                                                                          |
| AVS_I2S5_BCLK    | GPIO_150 | 1/0  | V1P8           | GPIO | Audio Codec I <sup>2</sup> S Bit<br>Clock – bidirectional. In<br>master mode, the BCLK<br>is supplied by the<br>processor; in slave<br>mode, it serves as an<br>input. |
| AVS_I2S5_WS_SYNC | GPIO_151 | I/O  | V1P8           | GPIO | Audio Codec frame<br>synchronization or<br>Word select signal. Bi-<br>directional – may be<br>configured for master or<br>slave                                        |
| AVS_I2S5_SDI     | GPIO_152 | I    | V1P8           | GPIO | Audio Codec I <sup>2</sup> S Data in<br>– serial data input                                                                                                            |
| AVS_I2S5_SDO     | GPIO_153 | I/O  | V1P8           | GPIO | Audio Codec I <sup>2</sup> S Data<br>out – serial data output                                                                                                          |
| AVS_I2S6_BCLK    | GPIO_146 | I/O  | V1P8           | GPIO | Audio Codec I <sup>2</sup> S Bit<br>Clock – bidirectional. In<br>master mode, the BCLK<br>is supplied by the<br>processor; in slave<br>mode, it serves as an<br>input. |
| AVS_I2S6_WS_SYNC | GPIO_147 | I/O  | V1P8           | GPIO | Audio Codec frame<br>synchronization or<br>Word select signal. Bi-<br>directional – may be<br>configured for master or<br>slave.                                       |
| AVS_I2S6_SDI     | GPIO_148 | I    | V1P8           | GPIO | Audio Codec I <sup>2</sup> S Data in<br>– serial data input                                                                                                            |



| Signal Name  | GPIO#    | Dir. | I/O<br>Voltage | Туре | Description                                                   |
|--------------|----------|------|----------------|------|---------------------------------------------------------------|
| AVS_I2S6_SDO | GPIO_149 | I/O  | V1P8           | GPIO | Audio Codec I <sup>2</sup> S Data<br>out – serial data output |

**NOTE:** The E3900 and A3900 Series Processors support six I<sup>2</sup>S interfaces while the N- and J- Series Processors support only AVS\_I2S2 and AVS\_I2S6 interfaces.

# 2.6 Serial I/O (SIO) (LPSS) SPI Signals

Table 11. SIO (LPSS) SPI Signals

| Signal Name   | GPIO     | Dir. | I/O<br>Voltage | Туре | Description                                                        |
|---------------|----------|------|----------------|------|--------------------------------------------------------------------|
| SIO_SPI_O_CLK | GPIO_104 | I/O  | V1P8           | GPIO | SIO SPI O Clock: SPI<br>Clock signal                               |
| SIO_SPI_0_FS0 | GPIO_105 | 0    | V1P8           | GPIO | SIO SPI 0 Frame<br>Select 0: Used as the<br>SPI bus request signal |
| SIO_SPI_0_FS1 | GPIO_106 | 0    | V1P8           | GPIO | SIO SPI 0 Frame<br>Select 1: Used as the<br>SPI bus request signal |
| SIO_SPI_0_RXD | GPIO_109 | ı    | V1P8           | GPIO | SIO SPI 0 Data Pad:<br>Data Input pin for the<br>processor         |
| SIO_SPI_0_TXD | GPIO_110 | 0    | V1P8           | GPIO | SIO SPI 0 Data Pad:<br>Data Output pin for the<br>processor        |
| SIO_SPI_1_CLK | GPIO_111 | I/O  | V1P8           | GPIO | SIO SPI 1 Clock: SPI<br>Clock signal                               |
| SIO_SPI_1_FS0 | GPIO_112 | 0    | V1P8           | GPIO | SIO SPI 1 Frame<br>Select 0: Used as the<br>SPI bus request signal |
| SIO_SPI_1_FS1 | GPIO_113 | 0    | V1P8           | GPIO | SIO SPI 1 Frame<br>Select 1: Used as the<br>SPI bus request signal |
| SIO_SPI_1_RXD | GPIO_116 | 1    | V1P8           | GPIO | SIO SPI 1 Data Pad:<br>Data Input pin for the<br>processor         |
| SIO_SPI_1_TXD | GPIO_117 | 0    | V1P8           | GPIO | SIO SPI 1 Data Pad:<br>Data Output pin for the<br>processor        |
| SIO_SPI_2_CLK | GPIO_118 | I/O  | V1P8           | GPIO | SIO SPI 2 Clock: SPI<br>Clock signal                               |
| SIO_SPI_2_FS0 | GPIO_119 | 0    | V1P8           | GPIO | SIO SPI 2 Frame<br>Select 0: Used as the<br>SPI bus request signal |

#### **Physical Interfaces**



| Signal Name   | GPIO     | Dir. | I/O<br>Voltage | Туре | Description                                                        |
|---------------|----------|------|----------------|------|--------------------------------------------------------------------|
| SIO_SPI_2_FS1 | GPIO_120 | 0    | V1P8           | GPIO | SIO SPI 2 Frame<br>Select 1: Used as the<br>SPI bus request signal |
| SIO_SPI_2_FS2 | GPIO_121 | 0    | V1P8           | GPIO | SIO SPI 2 Frame<br>Select 2: Used as the<br>SPI bus request signal |
| SIO_SPI_2_RXD | GPIO_122 | I    | V1P8           | GPIO | SIO SPI 2 Data Pad:<br>Data Input pin for the<br>processor         |
| SIO_SPI_2_TXD | GPIO_123 | 0    | V1P8           | GPIO | SIO SPI 2 Data Pad:<br>Data Output pin for the<br>processor        |

**NOTE:** The E3900 and A3900 Series Processors support three SPI ports while the N- and J- Series Processors support only the SIO\_SPI\_0 port.



# 2.7 **GPIO Multiplexing**

# Table 12. GPIO Multiplexing

| GPIO No. | Signal<br>Name | Processor<br>Pin No. | Community | Community<br>Offset | I/O<br>Voltage | Default<br>Termination | Buffer<br>Type | Default<br>Mode | Fn 1 | Fn 2 | Fn 3 | Fn 4 | Fn 5  | Fn 6 |
|----------|----------------|----------------------|-----------|---------------------|----------------|------------------------|----------------|-----------------|------|------|------|------|-------|------|
| GPIO_20  | GPIO_20        | B27                  | N         | 320                 | 1.8 V          | 20K PD                 | HSMV           | GP-In           | 0    | 0    | 0    | 0    | IERR  | 0    |
| GPIO_21  | GPIO_21        | C26                  | N         | 336                 | 1.8 V          | 20K PD                 | HSMV           | GP-In           | 0    | 0    | 0    | 0    | MCERR | 0    |

**Intel Confidential** 



# 2.8 RTC Signals

In addition to the internal RTC oscillator, an optional mode is available to supply the RTC clock from an external source. In this case, an oscillator or a single clock output can be used to drive into X1 with X2 left as no contact. Refer to *Intel Atom® Processor E3900 and A3900 Series Platform Design Guide Addendum* (Document ID# 558588) for this implementation.

Table 13. RTC Signals

| Signal<br>Name | Dir. | I/O<br>Voltage | Туре    | Description                                                                                                                                                                           |
|----------------|------|----------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RTC_X1         | I    | NA             | RTC PHY | Crystal Input 1: This signal is connected to a 32.768 kHz crystal (max 50K ESR). If using an external oscillator, the RTC_X1 Vih must be within the range of 0.8V to 1.5V (1.5V max). |
| RTC_X2         | 0    | NA             | RTC PHY | Crystal Input 2: This signal is connected to a 32.768 kHz crystal (Max 50K ESR). If using an external oscillator, RTC_X2 should be left floating.                                     |

# 2.9 Other Signals

Other signals not mentioned in this document, such as Digital Display Interface and SVID, have the same names as those used in the Intel® Pentium® and Celeron® Processor N- and J- Series (Formerly Apollo Lake) External Design Specification (EDS) Volume 1 of 4 (Document ID# 557555).

§



#### **Functional Description** 3.0

#### **Processor Core Overview** 3.1

The processor core for Intel Atom® E3900 and A3900 processor series (formerly known as Apollo Lake-I) is the same as the processor core for Intel® Pentium® and Celeron® Processor N- and J- Series (formerly known as Apollo Lake). Figure 2 and Figure 3 show the CPU L2 Cache structure for the dual-core processor and the quad-core processor, respectively.

**Note:** L1 caches have Parity Protection and L2 cache has ECC Protection.

Figure 2. CPU L2 Cache Structure (Dual Core)



Figure 3. CPU L2 Cache Structure (Quad Core)





# 3.2 System Memory Controller

### 3.2.1 Supported Memory Overview

The processor Integrated Memory Controller (IMC) supports the following memory technologies on two independent 64-bit (72 bit for ECC) channels.

**Table 14. Supported Memory Technologies** 

| Technology Attributes                | LPDDR4                                                                        | DDR3L         | DDR3L ECC          |  |
|--------------------------------------|-------------------------------------------------------------------------------|---------------|--------------------|--|
| Channels                             | Up to 4 (x32)                                                                 | Up to 2 (x64) | Up to 2 (x72)      |  |
| Peak Bandwidth (GB/s)                | Up to 38.4                                                                    | Up to 29.86   | Up to 25.6         |  |
| Maximum Data Transfer<br>Rate (MT/s) | NOTE                                                                          | NOTE          | 1333/1600          |  |
| Maximum Total System<br>Capacity     | NOTE                                                                          | NOTE          | 8 GB               |  |
| Raw Card Support                     | NOTE                                                                          | NOTE          | C(1Rx8)<br>D(2Rx8) |  |
| Densities (GB)                       | NOTE                                                                          | NOTE          | 4, 8               |  |
| CMD/Adds pins per channel            | NOTE                                                                          | NOTE          | 16                 |  |
| DQ pins per channel                  | NOTE                                                                          | NOTE          | 72                 |  |
| Voltage Rail (V)                     | NOTE                                                                          | NOTE          | 1.35               |  |
| Scrambling                           | Yes                                                                           |               |                    |  |
| On Die Termination<br>Control        | Yes                                                                           |               |                    |  |
| Same Rank Interleaving               | Yes                                                                           |               |                    |  |
| Refresh                              | No per bank-refresh, only at rank level                                       |               |                    |  |
| Power-Saving Features                | Fast Exit Power Down, Self-Refresh plus extra features,<br>Power/Trunk gating |               |                    |  |

**NOTE:** Same as the N- and J- Series Processors.

#### 3.2.2 Memory Configurations

For further information, refer to the Memory Configurations section in Intel® Pentium® and Celeron® Processor N- and J- Series (Formerly Apollo Lake) External Design Specification (EDS) Volume 1 of 4 (Document ID# 557555).

Intel Atom® E3900 and A3900 Series Processors

**Note:** Disregard LPDDR3, the contents are not supported by the Intel Atom® E3900 and A3900 processor series.



#### 3.3 SDIO

The processor has an integrated SDIO controller, which implements the following features.

**Note:** SD cards are not supported by this interface.

#### **Table 15. SDIO Features**

| Category                | Feature Supported                                                            |  |
|-------------------------|------------------------------------------------------------------------------|--|
| Specification           | Supports SDIO Specification Version 3.00                                     |  |
| Data Rate               | Supports up to 104 MB/s data rate using 4 parallel data lines (SDR104 modes) |  |
| Transfer Modes          | Supports transfer data in 1-bit and 4-bit SD modes                           |  |
| Mode of Operation       | Supports both ADMA2/DMA and Non-DMA modes of operation                       |  |
| Cyclic Redundancy Check | Supports CRC7 for command and CRC16 for data integrity                       |  |
| Others                  | Supports Async Interrupt Cards     Supports inband wake during S0            |  |
|                         | Supports Interrupt Coalescing                                                |  |

#### Table 16. SDIO Working Modes

| SDIO Mode              | Data Rate | Maximum Clock<br>Frequency | Maximum Data<br>Throughput |
|------------------------|-----------|----------------------------|----------------------------|
| Default Speed/SDR12(1) | Single    | 25 MHz                     | 12.5 MB/s                  |
| High Speed/SDR25(2)    | Single    | 50 MHz                     | 25 MB/s                    |
| SDR50                  | Single    | 100 MHz                    | 50 MB/s                    |
| DDR50                  | Dual      | 50 MHz                     | 50 MB/s                    |
| SDR104                 | Single    | 208 MHz                    | 104 MB/s                   |

#### NOTES:

- 1. Default speed denotes 3.3-V signaling, SDR12 denotes 1.8-V signaling.
- 2. High speed denotes 3.3-V signaling, SDR25 denotes 1.8-V signaling.



# 3.4 Audio Controller

**Table 17. Audio Controller Features** 

| Category                                                           | Description                                                                                                             |  |
|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|
| I2S/SSP Interfaces                                                 | Six I2S/SSP interfaces for platform peripherals                                                                         |  |
| DSPs                                                               | Two high-performance DSPs configured with:                                                                              |  |
|                                                                    | • 32kB 4-way set associative L1 Instruction Cache                                                                       |  |
|                                                                    | • 64kB 4-way set associative L1 Data Cache                                                                              |  |
| L2                                                                 | L2 memory controller with the local high-performance interconnect fabric                                                |  |
|                                                                    | • L2 cache controller with caching and prefetch capabilities                                                            |  |
| ROM Size                                                           | 8kB ROM                                                                                                                 |  |
| DMA Interfaces                                                     | Two 8-channel universal DMA interfaces to transfer data between memory buffers and peripherals, and between memories    |  |
| DMIC Interfaces                                                    | Two dual-channel DMIC interfaces                                                                                        |  |
| Intel® High Definition<br>Audio (Intel® HD Audio)<br>and LPE Audio | Supports Intel® HD Audio and LPE Audio for DDI [1:0]<br>(DisplayPort* and High Definition Multimedia Interface (HDMI*)) |  |
| CODEC                                                              | Supports one external CODEC for attaching audio peripherals                                                             |  |
| Burst Mode                                                         | Local power sequencer for burst-mode data processing in micropower modes (S0ix)                                         |  |
| Debug Interface                                                    | DSP On-chip Debug interface with two JTAG ports                                                                         |  |

# 3.5 Serial I/O (SIO) (LPSS)

Table 18. I/O Supported Interfaces

| Interface    | Number of Ports | Maximum Speed                                                   |
|--------------|-----------------|-----------------------------------------------------------------|
| [SIO] I2C*   | 8               | 3.1 Mb/s                                                        |
| [SIO] HSUART | 4               | 115,200 kb/s (standard 16550)<br>3.6864 Mb/s (high-speed 16750) |
| [SIO] SPI    | 3               | 25 Mb/s                                                         |

# 3.6 Clocking

**Table 19. Summary of Clock Signals** 

| Interface      | Clock Signal | Clock Frequency |
|----------------|--------------|-----------------|
| Memory - DDR3L | NOTE         | NOTE            |

July 2017

Document Number: 558402-2.0



| Interface                                  | Clock Signal                           | Clock Frequency                                                                      |
|--------------------------------------------|----------------------------------------|--------------------------------------------------------------------------------------|
| Memory - LPDDR4                            | NOTE                                   | NOTE                                                                                 |
| PCle*                                      | NOTE                                   | NOTE                                                                                 |
| Storage - eMMC* 4.51 and 5.0               | NOTE                                   | NOTE                                                                                 |
| Storage - SD Card                          | NOTE                                   | NOTE                                                                                 |
| Storage - SDIO                             | SDIO_CLK                               | 25, 50, 100, 208 MHz                                                                 |
| Display - DisplayPort, HDMI                | NOTE                                   | NOTE                                                                                 |
| Display - MIPI*-DSI                        | NOTE                                   | NOTE                                                                                 |
| Camera - MIPI-CSI                          | NOTE                                   | NOTE                                                                                 |
| Audio - Intel® HD Audio                    | NOTE                                   | NOTE                                                                                 |
| Audio Codec/Analog<br>Microphone - I2S     | AVS_I2S[1:6]_BCLK<br>AVS_I2S[1:2]_MCLK | BCLK =<br><programmable><br/>MCLK =<br/><programmable></programmable></programmable> |
| Audio - Digital Microphone                 | NOTE                                   | NOTE                                                                                 |
| SIO (LPSS) I2C                             | NOTE                                   | NOTE                                                                                 |
| PMIC                                       | NOTE                                   | NOTE                                                                                 |
| SVID                                       | NOTE                                   | NOTE                                                                                 |
| LPC                                        | NOTE                                   | NOTE                                                                                 |
| SMBus                                      | NOTE                                   | NOTE                                                                                 |
| SIO (LPSS) SPI                             | SIO_SPI_[0:2]_CLK                      | 25 MHz                                                                               |
| FAST SPI - SPI NOR and TPM                 | NOTE                                   | NOTE                                                                                 |
| SPI                                        | NOTE                                   | NOTE                                                                                 |
| Platform - OSC_CLK_OUT                     | NOTE                                   | NOTE                                                                                 |
| Platform - SUSCLK                          | NOTE                                   | NOTE                                                                                 |
| XTAL Source - RTC Clock                    | NOTE                                   | NOTE                                                                                 |
| XTAL Source - processor Clock - as default | NOTE                                   | NOTE                                                                                 |

**NOTE:** Same as the N- and J- Series Processors.



# 3.7 Time Coordinated Computing (TCC)

Time Coordinated Computing (TCC) presents a new vector of compute, besides Power and Performance.

In the past, general purpose CPU design has focused on increasing throughput within a power envelope, often with the side effect of increased latencies and non-determinism of code execution in the system. For example, a cache miss will cause a piece of code to be non-deterministic, as a fetch from main memory becomes necessary.

TCC aims to address/reduce this by adding Time Synchronization and Real-Time (RT) features between and within CPU and Network.

Refer to *Time Sensitive Network Reference SW1.1* (Document ID# 568821) for Time Sensitive Networking (TSN) Reference SW, which covers the hardware capabilities together with the software components that are being used to enable the TCC.

#### 3.8 Other Interfaces

For other interfaces that are not mentioned in this document, such as display controller, graphics and media engine, refer to Intel® Pentium® and Celeron® Processor N- and J- Series (Formerly Apollo Lake) External Design Specification (EDS) Volume 1 of 4 (Document ID# 557555).

§

July 2017 EDS Addendum
Document Number: 558402-2.0 Intel Confidential 29



#### **Electrical Specifications** 4.0

Table 20 lists the Power Rail DC specifications and I<sub>CCMAX</sub> for the processor. Table 23 and Table 24 list the DC and AC specifications, respectively, for SDIO. Refer to Intel® Pentium® and Celeron® Processor N- and J- Series (Formerly Apollo Lake) External Design Specification (EDS) Volume 1 of 4 (Document ID# 557555) for other electrical specifications.

#### **Voltage and Current Specifications** 4.1

Table 20. Power Rail DC Specifications and I<sub>CCMAX</sub> Values

| Power Type                 | Voltage<br>Range (V) | Voltage Tolerance<br>(AC+DC+Ripple) | Power Well<br>Description | I <sub>CCMAX</sub> (A)                                        |
|----------------------------|----------------------|-------------------------------------|---------------------------|---------------------------------------------------------------|
| VCC_VCGI                   | NOTE                 | With AVP: (NOTE)                    | NOTE                      | Refer to Table 21                                             |
|                            |                      | Without AVP:<br>(NOTE)              |                           | and <u>Table 22</u>                                           |
| VNN_SVID                   | NOTE<br>(DDR3L)      | NOTE                                | NOTE                      | 4.4                                                           |
|                            | NOTE<br>(LPDDR4)     | NOTE                                | NOTE                      | 2.9                                                           |
| VCCIOA                     | NOTE                 | NOTE                                | NOTE                      | Included in either<br>VNN_SVID<br>(DDR3L) or VDDQ<br>(LPDDR4) |
| VCCRAM_1P05                | NOTE                 | NOTE                                | NOTE                      |                                                               |
| VCCRAM_1P05_IO             | NOTE                 | NOTE                                | NOTE                      | NOTE                                                          |
| VCC_1P05_INT               | NOTE                 | NOTE                                | NOTE                      |                                                               |
| VDD2_1P24_GLM              | NOTE                 | NOTE                                | NOTE                      |                                                               |
| VDD2_1P24_AUD_<br>ISH_ PLL | NOTE                 | NOTE                                | NOTE                      |                                                               |
| VDD2_1P24_MPHY             | NOTE                 | NOTE                                | NOTE                      | NOTE                                                          |
| VDD2_1P24_USB2             | NOTE                 | NOTE                                | NOTE                      |                                                               |
| VDD2_V1P24_DSI_CSI         | NOTE                 | NOTE                                | NOTE                      |                                                               |
| VCC_1P8V_A                 | NOTE                 | NOTE                                | NOTE                      | NOTE                                                          |
| VDDQ                       | NOTE<br>(DDR3L)      | NOTE                                | NOTE                      | 2.8                                                           |
|                            | NOTE<br>(LPDDR4)     | NOTE                                | NOTE                      | 4.3                                                           |
| VCC_3P3V_A                 | NOTE                 | +5/-6.5%                            | NOTE                      | NOTE                                                          |

Document Number: 558402-2.0

July 2017



| Power Type   | Voltage<br>Range (V)            | Voltage Tolerance<br>(AC+DC+Ripple) | Power Well<br>Description | I <sub>CCMAX</sub> (A)           |
|--------------|---------------------------------|-------------------------------------|---------------------------|----------------------------------|
| VCC_RTC_3P3V | 3.3 (coin<br>battery<br>backed) | NOTE                                | NOTE                      | 2 m (S0 state)<br>6 μ (G3 state) |

**NOTE:** Same as the N- and J- Series Processors.

Table 21. Intel Atom® E3900 Processor Series V<sub>CC</sub>\_V<sub>CGI</sub> Rail I<sub>CCMAX</sub> Values

| SKU Name | I <sub>CCMAX</sub> (A) |
|----------|------------------------|
| E3950    | 16                     |
| E3940    | 15                     |
| E3930    | 10.5                   |

Table 22. Intel Atom $^{\circ}$  A3900 Processor Series  $V_{CC\_}V_{CGI}$  Rail  $I_{CCMAX}$  Values

| SKU Name | I <sub>CCMAX</sub> (A) |
|----------|------------------------|
| A3960    | 21                     |
| A3950    | 16                     |
| A3940    | 15                     |
| A3930    | 10.5                   |

# **4.2** SDIO DC and AC Specifications

**Table 23. SDIO Signal Group DC Specifications** 

| Symbol | Parameter                   | Minimum<br>Value | Maximum<br>Value | Unit | Notes                                                 |
|--------|-----------------------------|------------------|------------------|------|-------------------------------------------------------|
| VCC    | I/O voltage                 | 1.66             | 1.89             | V    | 1.8 V nominal                                         |
| VOH    | Output high<br>voltage      | 1.35             | -                | V    | At 1.80 V<br>nominal (Vcc-<br>0.45), at 3 mA<br>load. |
| VOL    | Output low voltage          | -                | 0.45             | V    | at -3 mA load                                         |
| VIH    | Input high voltage          | 1.17             | -                | V    | at 1.80 V nominal<br>(0.65xVcc)                       |
| VIL    | Input low voltage           | -                | 0.63             | V    | at 1.80 V nominal<br>(0.35xVcc)                       |
| CL     | Bus signal line capacitance | -                | 5                | pF   | -                                                     |
| IPAD   | Pad leakage<br>current      | -5               | 5                | μΑ   | -                                                     |



| Symbol  | Parameter                                                                   | Minimum<br>Value | Maximum<br>Value | Unit | Notes           |
|---------|-----------------------------------------------------------------------------|------------------|------------------|------|-----------------|
| ZUP     | Driver pull-up<br>impedance                                                 | 32               | 48               | ohm  | 40 ohm nominal  |
| ZDN     | Driver pull-down impedance                                                  | 32               | 48               | ohm  | 40 ohm nominal  |
| Wpup20K | Weak pull-up<br>impedance 20 K                                              | 8                | 44               | kohm | 20 kohm nominal |
| Wpdn20K | Weak pull-down<br>impedance 20 K                                            | 8                | 44               | kohm | 20 kohm nominal |
| Vhys    | RX hysteresis                                                               | 100              | -                | mV   | _               |
| Cin     | Pad capacitance                                                             | -                | 5                | pF   | _               |
| VOS     | Overshoot voltage<br>magnitude [time<br>duration for 200<br>MHz < 0.4 ns]   | -                | 2.15             | V    | (1), (2)        |
| VUS     | Undershoot<br>voltage magnitude<br>[time duration for<br>200 MHz < 0.4 ns]  | _                | -0.35            | V    | (1), (2)        |
| VOS     | Overshoot voltage<br>magnitude [time<br>duration for 200<br>MHz < 0.8 ns]   | -                | 2.1              | V    | (1), (2)        |
| VUS     | Undershoot<br>voltage magnitude<br>[time duration for<br>200 MHz < 0.8 ns]  | -                | -0.3             | V    | (1), (2)        |
| VOS     | Overshoot voltage<br>magnitude [time<br>duration for 200<br>MHz < 1.25 ns]  | -                | 2.06             | V    | (1), (2)        |
| VUS     | Undershoot<br>voltage magnitude<br>[time duration for<br>200 MHz < 1.25 ns] | _                | -0.26            | V    | (1), (2)        |

#### NOTES:

- Activity Factor = 0.25, that is, one out of four received cycles have the VOS/VUS.
   Tj = 105°C

July 2017 Document Number: 558402-2.0



**Table 24. SDIO Signal Group AC Specifications** 

| Symbol                | Parameter                                                      | Minimum<br>Value | Maximum<br>Value | Unit | Notes/<br>Figure                         |
|-----------------------|----------------------------------------------------------------|------------------|------------------|------|------------------------------------------|
| FCLK                  | Clock frequency                                                | 200              | 208              | MHz  | Typical                                  |
| TDC                   | Clock duty cycle                                               | 39               | 61               | %    | Measured<br>at 50%, 2<br>pF test<br>load |
| TX slew rate          | TX pad slew rate                                               | 0.5              | 0.875            | V/ns | Test load<br>at 10 pF                    |
| Twc<br>(SDR104)       | CLK cycle time for SDR104<br>mode                              | 4.8              | _                | ns   | _                                        |
| Twc<br>(SDR50)        | CLK cycle time for SDR50<br>mode                               | 10               | _                | ns   | _                                        |
| Twc (DDR50)           | CLK cycle time for DDR50<br>mode                               | 20               |                  | ns   |                                          |
| Twc<br>(SDR25)        | CLK cycle time for SDR25<br>mode                               | 20               |                  | ns   |                                          |
| Twc<br>(SDR12)        | CLK cycle time for SDR12<br>mode                               | 40               |                  | ns   |                                          |
| TCO<br>(SDR104 Data)  | TX rising clock to data output delay (SDR104)                  | 1.717            | 2.578            | ns   | NOTE                                     |
| TCO<br>(DDR50 Data)   | TX rising/falling clock to data output delay (DDR50)           | 2.696            | 4.984            | ns   | NOTE                                     |
| TCO<br>(SDR50 Data)   | TX rising clock to data output delay (SDR50)                   | 2.946            | 4.599            | ns   | NOTE                                     |
| TCO<br>(DS Data)      | TX falling clock to data output delay (DS)                     | 6.601            | 9.444            | ns   | NOTE                                     |
| TCO<br>(SDR104 CMD)   | TX rising clock to CMD output delay (SDR104)                   | 2.946            | 4.599            | ns   | NOTE                                     |
| TCO<br>(DDR50 CMD)    | TX rising/falling clock to CMD output delay (DDR50)            | 4.763            | 6.782            | ns   | NOTE                                     |
| TCO<br>(SDR50 CMD)    | TX rising clock to CMD output delay (SDR50)                    | 2.946            | 4.599            | ns   | NOTE                                     |
| TCO<br>(DS CMD)       | TX falling clock to CMD output delay (DS)                      | 6.601            | 9.444            | ns   | NOTE                                     |
| TDVW<br>(SDR104 Data) | RX Data Valid Window to<br>CLK rising/falling edge<br>(SDR104) | 0.997            |                  | ns   |                                          |
| TSU<br>(DDR50 Data)   | RX Data Set up Time to CLK rising/falling edge (DDR50)         | 2.270            |                  | ns   |                                          |
| TH<br>(DDR50 Data)    | RX Data Hold Time to CLK rising/falling edge (DDR50)           | -0.848           |                  | ns   |                                          |
| TSU<br>(SDR50 Data)   | RX Data Set up Time to CLK rising/falling edge (SDR50)         | 1.845            |                  | ns   |                                          |



July 2017



| Symbol               | Parameter                                                     | Minimum<br>Value | Maximum<br>Value | Unit | Notes/<br>Figure |
|----------------------|---------------------------------------------------------------|------------------|------------------|------|------------------|
| TH<br>(SDR50 Data)   | RX Data Hold Time to CLK rising/falling edge (SDR50)          | -0.848           |                  | ns   |                  |
| TSU<br>(DS Data)     | RX Data Set up Time to CLK rising/falling edge (DS)           | 5.345            |                  | ns   |                  |
| TH<br>(DS Data)      | RX Data Hold Time to CLK rising/falling edge (DS)             | -0.848           |                  | ns   |                  |
| TDVW<br>(SDR104 CMD) | RX CMD Valid Window to<br>CLK rising/falling edge<br>(SDR104) | 1.191            |                  | ns   |                  |
| TSU<br>(DDR50 CMD)   | RX Data Set up Time to CLK rising/falling edge (DDR50)        | 5.803            |                  | ns   |                  |
| TH<br>(DDR50 CMD)    | RX Data Hold Time to CLK rising/falling edge (DDR50)          | -0.812           |                  | ns   |                  |
| TSU<br>(SDR50 CMD)   | RX Data Set up Time to CLK rising/falling edge (SDR50)        | 2.003            |                  | ns   |                  |
| TH<br>(SDR50 CMD)    | RX Data Hold Time to CLK rising/falling edge (SDR50)          | -0.812           |                  | ns   |                  |
| TSU<br>(DS CMD)      | RX Data Set up Time to CLK rising/falling edge (DS)           | 5.345            |                  | ns   |                  |
| TH<br>(DS CMD)       | RX Data Hold Time to CLK rising/falling edge (DS)             | -0.848           |                  | ns   |                  |

**NOTE:** Processor output timings are measured at the processor pad with a test load of 2 pF (50% of the voltage).



# 5.0 Ball Map, Processor Pin Locations, and Package Information

<u>Table 25</u> compares the signal names of the N- and J- Series Processors to the E3900 and A3900 Series Processors. Refer to *Apollo Lake-I SoC 31x24 mm Package Ball Map – Ballout, Signal, and Mechanical Package* (Document ID# 559350) for other processor pin names.

Refer to manufacturing with the Intel® Mobile Products: Apollo Lake and Apollo Lake I (Document ID# 561676) for processor package design details.

Table 25. Signal Name Comparison between N- and J- Series Processors and E3900 and A3900 Series Processors

| Pin Number | N- and J- Series Processors | E3900 and A3900 Series Processors   |
|------------|-----------------------------|-------------------------------------|
| AW48       | NCTF                        | MEM_CH0_ECC_DQ0 <sup>(NOTE)</sup>   |
| AW47       | NCTF                        | MEM_CH0_ECC_DQ1 <sup>(NOTE)</sup>   |
| BB43       | NCTF                        | MEM_CH0_ECC_DQ2 <sup>(NOTE)</sup>   |
| AW45       | NCTF                        | MEM_CH0_ECC_DQ3 <sup>(NOTE)</sup>   |
| AV48       | NCTF                        | MEM_CH0_ECC_DQ4 <sup>(NOTE)</sup>   |
| AV47       | NCTF                        | MEM_CH0_ECC_DQ5 <sup>(NOTE)</sup>   |
| BD43       | NCTF                        | MEM_CH0_ECC_DQ6 <sup>(NOTE)</sup>   |
| BA45       | NCTF                        | MEM_CH0_ECC_DQ7 <sup>(NOTE)</sup>   |
| BD47       | NCTF                        | MEM_CHO_ECC_DQS_P <sup>(NOTE)</sup> |
| BB47       | NCTF                        | MEM_CH0_ECC_DQS_N <sup>(NOTE)</sup> |
| AR21       | NCTF                        | MEM_CH1_ECC_DQ0 <sup>(NOTE)</sup>   |
| AT21       | NCTF                        | MEM_CH1_ECC_DQ1 <sup>(NOTE)</sup>   |
| AW23       | NCTF                        | MEM_CH1_ECC_DQ2 <sup>(NOTE)</sup>   |
| AW21       | NCTF                        | MEM_CH1_ECC_DQ3 <sup>(NOTE)</sup>   |
| BA19       | NCTF                        | MEM_CH1_ECC_DQ4 <sup>(NOTE)</sup>   |
| AW19       | NCTF                        | MEM_CH1_ECC_DQ5 <sup>(NOTE)</sup>   |
| BA23       | NCTF                        | MEM_CH1_ECC_DQ6 <sup>(NOTE)</sup>   |
| BB23       | NCTF                        | MEM_CH1_ECC_DQ7 <sup>(NOTE)</sup>   |
| BD23       | NCTF                        | MEM_CH1_ECC_DQS_P <sup>(NOTE)</sup> |
| BE23       | NCTF                        | MEM_CH1_ECC_DQS_N <sup>(Note)</sup> |
| P58        | GPIO_166                    | SDIO_CLK                            |

July 2017 EDS Addendum
Document Number: 558402-2.0 Intel Confidential 35



#### Ball Map, Processor Pin Locations, and Package Information

| Pin Number | N- and J- Series Processors | E3900 and A3900 Series Processors |
|------------|-----------------------------|-----------------------------------|
| T52        | GPIO_167                    | SDIO_D0                           |
| P57        | GPIO_168                    | SDIO_D1                           |
| T54        | GPIO_169                    | SDIO_D2                           |
| T55        | GPIO_170                    | SDIO_D3                           |
| T57        | GPIO_171                    | SDIO_CMD                          |
| P51        | GPIO_183                    | SDIO_PWR_DWN_N                    |

**NOTE:** Applicable to the DDR3L ECC option only.

Document Number: 558402-2.0